首页
学习
活动
专区
圈层
工具
发布
社区首页 >问答首页 >端口映射内存组件不能工作

端口映射内存组件不能工作
EN

Stack Overflow用户
提问于 2014-05-28 18:31:06
回答 2查看 1.5K关注 0票数 2

我正在使用Quartus II,我需要在128 x1B的8个组件中创建一个256×4B (1KB)内存,但在vhdl中我是个乞丐。

下面是使用MegaWizard Quartus II插件创建的128x1B组件(这不是问题所在):

代码语言:javascript
复制
LIBRARY ieee;
USE ieee.std_logic_1164.all;

LIBRARY altera_mf;
USE altera_mf.all;

ENTITY RAM_128B_MegaWizard IS
PORT
(
    address     : IN STD_LOGIC_VECTOR (6 DOWNTO 0);
    clock       : IN STD_LOGIC  := '1';
    data        : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
    wren        : IN STD_LOGIC ;
    q       : OUT STD_LOGIC_VECTOR (7 DOWNTO 0)
);
END RAM_128B_MegaWizard;

ARCHITECTURE SYN OF ram_128b_megawizard IS

SIGNAL sub_wire0    : STD_LOGIC_VECTOR (7 DOWNTO 0);

COMPONENT altsyncram
GENERIC (
    clock_enable_input_a        : STRING;
    clock_enable_output_a       : STRING;
    intended_device_family      : STRING;
    lpm_hint        : STRING;
    lpm_type        : STRING;
    numwords_a      : NATURAL;
    operation_mode      : STRING;
    outdata_aclr_a      : STRING;
    outdata_reg_a       : STRING;
    power_up_uninitialized      : STRING;
    widthad_a       : NATURAL;
    width_a     : NATURAL;
    width_byteena_a     : NATURAL
);
PORT (
        wren_a  : IN STD_LOGIC ;
        clock0  : IN STD_LOGIC ;
        address_a   : IN STD_LOGIC_VECTOR (6 DOWNTO 0);
        q_a : OUT STD_LOGIC_VECTOR (7 DOWNTO 0);
        data_a  : IN STD_LOGIC_VECTOR (7 DOWNTO 0)
);
END COMPONENT;

BEGIN
q    <= sub_wire0(7 DOWNTO 0);

altsyncram_component : altsyncram
GENERIC MAP (
    clock_enable_input_a => "BYPASS",
    clock_enable_output_a => "BYPASS",
    intended_device_family => "Cyclone II",
    lpm_hint => "ENABLE_RUNTIME_MOD=NO",
    lpm_type => "altsyncram",
    numwords_a => 128,
    operation_mode => "SINGLE_PORT",
    outdata_aclr_a => "NONE",
    outdata_reg_a => "UNREGISTERED",
    power_up_uninitialized => "FALSE",
    widthad_a => 7,
    width_a => 8,
    width_byteena_a => 1
)
PORT MAP (
    wren_a => wren,
    clock0 => clock,
    address_a => address,
    data_a => data,
    q_a => sub_wire0
);

END SYN;

现在问题就在这里。我试图使用端口映射来实例化内存组件,并得到以下错误

代码语言:javascript
复制
Error (10500): VHDL syntax error at RAM_256x4B.vhd(50) near text "1.1";  expecting  "end", or "(", or an identifier, or a concurrent statement
Error (10500): VHDL syntax error at RAM_256x4B.vhd(51) near text ";";  expecting "<="
Error (10500): VHDL syntax error at RAM_256x4B.vhd(53) near text ";";  expecting "<="
Error (10500): VHDL syntax error at RAM_256x4B.vhd(55) near text ";";  expecting "<="
Error (10500): VHDL syntax error at RAM_256x4B.vhd(57) near text ";";  expecting "<="
Error (10500): VHDL syntax error at RAM_256x4B.vhd(60) near text ";";  expecting "<="
Error (10500): VHDL syntax error at RAM_256x4B.vhd(62) near text ";";  expecting "<="
Error (10500): VHDL syntax error at RAM_256x4B.vhd(64) near text ";";  expecting "<="
Error (10500): VHDL syntax error at RAM_256x4B.vhd(66) near text ";";  expecting "<="

这是密码。我的地址必须是10位大小的,我正在使用一个解码器和一个通过包的穆克斯。

代码语言:javascript
复制
library ieee;
use ieee.std_logic_1164.all; 
use ieee.numeric_std.all; 

library work;
use work.RAM_128B_MegaWizard_package.all;
use work.dec1to2_package.all;
use work.mux2to1_package.all;

entity RAM_256x4B is 
generic( 
        depth : integer range 1 to 10 := 10; 
        width: integer range 1 to 32 := 32; 
        init_file : string := "init_file2.mif"); 
        -- .mif filename 

port(Clock : in std_logic; 
     WrEn: in std_logic; 
    -- write control signal 
     Address : in std_logic_vector(depth-1 downto 0); 
    -- read and write addresses 
     data : in std_logic_vector(width-1 downto 0); 
    -- data to be written 
     DataOut : out std_logic_vector(width-1 downto 0)); 
    -- memory read output 
end RAM_256x4B;

architecture behavior of RAM_256x4B is

signal dOut0: std_logic_vector(width-1 downto 0);
signal dOut1: std_logic_vector(width-1 downto 0);
signal En: std_logic_vector(0 to 1);

begin

    decoder: dec1to2 port map (Address(depth-3), WrEn, En);
        
    1.1: RAM_128B_MegaWizard port map
        (Clock, En(0), Address(depth-4 downto 0), data(width-1 downto 24), dOut0(width-1 downto 24));
    1.2: RAM_128B_MegaWizard port map
        (Clock, En(0), Address(depth-4 downto 0), data(23 downto 16), dOut0(23 downto 16));
    1.3: RAM_128B_MegaWizard port map
        (Clock, En(0), Address(depth-4 downto 0), data(15 downto 8), dOut0(15 downto 8));       
    1.4: RAM_128B_MegaWizard port map
        (Clock, En(0), Address(depth-4 downto 0), data(7 downto 0), dOut0(7 downto 0));
        
    2.1: RAM_128B_MegaWizard port map
        (Clock, En(1), Address(depth-4 downto 0), data(width-1 downto 24), dOut1(width-1 downto 24));
    2.2: RAM_128B_MegaWizard port map
        (Clock, En(1), Address(depth-4 downto 0), data(23 downto 16), dOut1(23 downto 16));
    2.3: RAM_128B_MegaWizard port map
        (Clock, En(1), Address(depth-4 downto 0), data(15 downto 8), dOut1(15 downto 8));       
    2.4: RAM_128B_MegaWizard port map
        (Clock, En(1), Address(depth-4 downto 0), data(7 downto 0), dOut1(7 downto 0));         

    mux: mux2to1 port map (dOut0, dOut1, Address(depth-3),DataOut);

end behavior;

我知道这是不完整的,但无论我做什么编译都会给我带来同样的错误。即使在开始和结束架构之后的部分只是

代码语言:javascript
复制
1.1: RAM_128B_MegaWizard port map
        (Clock, En(0), Address(depth-4 downto 0), data(width-1 downto 24), dOut0(width-1 downto 24));

同样的事也会发生。

我知道端口映射不能在进程内部使用,但是具有进程( 128x1B)的组件也不能映射端口吗?如何将这些组件组合成我想要的?

EN

回答 2

Stack Overflow用户

回答已采纳

发布于 2014-05-28 18:44:00

在我看来,您在引用端口映射时遇到了问题。下面是您正在实例化的组件:

代码语言:javascript
复制
address     : IN STD_LOGIC_VECTOR (6 DOWNTO 0);
clock       : IN STD_LOGIC  := '1';
data        : IN STD_LOGIC_VECTOR (7 DOWNTO 0);
wren        : IN STD_LOGIC ;
q       : OUT STD_LOGIC_VECTOR (7 DOWNTO 0)

因此,如果您是通过引用来执行的,则应该具有以下实例化:

代码语言:javascript
复制
 inst_1_1 : RAM_128B_MegaWizard port map
    (Address(depth-4 downto 0), Clock, data(width-1 downto 24), En(0), dOut0(width-1 downto 24));

注意信号的位置。这就是为什么我更喜欢进行显式端口映射,您会犯更少的错误。

另外,我也不知道对实例化名称有什么限制,但是1.1对我来说似乎不是一个好名字。尝试一些以字母开头,只有下划线,而不是句点的东西。

票数 1
EN

Stack Overflow用户

发布于 2014-05-28 18:59:36

标签必须是标识符。这导致错误(10500) VHDL.错误。

要么是基本标识符:

代码语言:javascript
复制
 basic_identifier ::=
     letter  { [ underline ] letter_or_digit }

 letter_or_digit ::=  letter | digit

 letter ::=  upper_case_letter | lower_case_letter

或扩展标识符:

代码语言:javascript
复制
 extended_identifier ::=
    \ graphic_character { graphic_character } \

在你的例子中,标签(1.1,1.2,等等)需要从一个字母开始,就像Russel在他的答复中所演示的那样,另外还有端口接口中不正确的位置关联,它们在端口接口中被实例化。

解决这两个问题。

票数 1
EN
页面原文内容由Stack Overflow提供。腾讯云小微IT领域专用引擎提供翻译支持
原文链接:

https://stackoverflow.com/questions/23919261

复制
相关文章

相似问题

领券
问题归档专栏文章快讯文章归档关键词归档开发者手册归档开发者手册 Section 归档